Skip to content

Commit 0c382cf

Browse files
authored
refactor: rename file (#299)
1 parent a190ad9 commit 0c382cf

File tree

5 files changed

+10
-10
lines changed

5 files changed

+10
-10
lines changed

src/src/CoreCpuTop.scala

Lines changed: 2 additions & 2 deletions
Original file line numberDiff line numberDiff line change
@@ -103,8 +103,8 @@ class CoreCpuTop extends Module {
103103
val iCache = Module(new ICache)
104104
val frontend = Module(new Frontend)
105105
val instQueue = Module(new MultiInstQueue)
106-
val renameStage = Module(new NewRenameStage)
107-
val dispatchStage = Module(new NewDispatchStage)
106+
val renameStage = Module(new RenameStage)
107+
val dispatchStage = Module(new DispatchStage)
108108
val exeForMemStage = Module(new ExeForMemStage)
109109
val exePassWbStage_1 = Module(new ExePassWbStage(supportBranchCsr = true))
110110
val exePassWbStage_2 = Module(new ExePassWbStage(supportBranchCsr = false))

src/src/pipeline/dispatch/NewDispatchStage.scala renamed to src/src/pipeline/dispatch/DispatchStage.scala

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -22,7 +22,7 @@ import pmu.bundles.PmuDispatchBundle
2222
// def default = 0.U.asTypeOf(new DispatchNdPort)
2323
// }
2424

25-
class NewDispatchPeerPort extends Bundle {
25+
class DispatchPeerPort extends Bundle {
2626

2727
val plv = Input(UInt(2.W))
2828

@@ -33,15 +33,15 @@ class NewDispatchPeerPort extends Bundle {
3333
val pmu_dispatchInfos = if (Param.usePmu) Some(Output(Vec(Param.pipelineNum, new PmuDispatchBundle))) else None
3434
}
3535

36-
class NewDispatchStage(
36+
class DispatchStage(
3737
issueNum: Int = Param.issueInstInfoMaxNum,
3838
pipelineNum: Int = Param.pipelineNum,
3939
outQueueLength: Int = Param.dispatchOutQueueLength)
4040
extends MultiBaseStageWOSaveIn(
4141
new ReservationStationBundle,
4242
new ExeNdPort,
4343
ReservationStationBundle.default,
44-
Some(new NewDispatchPeerPort),
44+
Some(new DispatchPeerPort),
4545
issueNum,
4646
pipelineNum,
4747
outQueueLength,

src/src/pipeline/dispatch/NewRenameStage.scala renamed to src/src/pipeline/dispatch/RenameStage.scala

Lines changed: 3 additions & 3 deletions
Original file line numberDiff line numberDiff line change
@@ -31,7 +31,7 @@ object RegReadNdPort {
3131
)
3232
}
3333

34-
class NewRenamePeerPort(
34+
class RenamePeerPort(
3535
issueNum: Int = Param.issueInstInfoMaxNum,
3636
pipelineNum: Int = Param.pipelineNum)
3737
extends Bundle {
@@ -44,15 +44,15 @@ class NewRenamePeerPort(
4444
val writebacks = Input(Vec(pipelineNum, new InstWbNdPort))
4545
}
4646

47-
class NewRenameStage(
47+
class RenameStage(
4848
issueNum: Int = Param.issueInstInfoMaxNum,
4949
pipelineNum: Int = Param.pipelineNum,
5050
reservationLength: Int = Param.Width.ReservationStation._length)
5151
extends Module {
5252
val io = IO(new Bundle {
5353
val ins = Vec(issueNum, Flipped(Decoupled(new FetchInstDecodeNdPort)))
5454
val outs = Vec(issueNum, Decoupled(new ReservationStationBundle))
55-
val peer = Some(new NewRenamePeerPort)
55+
val peer = Some(new RenamePeerPort)
5656
val isFlush = Input(Bool())
5757
})
5858
protected val selectedIns: Vec[FetchInstDecodeNdPort] = Wire(

src/src/pipeline/execution/Alu.scala

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -148,7 +148,7 @@ class Alu extends Module {
148148
).contains(io.aluInst.op)
149149
)
150150

151-
val divStage = Module(new NewDiv)
151+
val divStage = Module(new Div)
152152

153153
val divisorValid = WireDefault(rop =/= 0.U)
154154

Lines changed: 1 addition & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -10,7 +10,7 @@ object DivState extends ChiselEnum {
1010
}
1111

1212
// Attention : 如果运行时输入数据,输入无效
13-
class NewDiv extends Module {
13+
class Div extends Module {
1414

1515
val io = IO(new Bundle {
1616
val divInst = Input(Valid(new MulDivInstNdPort))

0 commit comments

Comments
 (0)